# Optimal Placement of Decoupling Capacitors on PCB Using Poynting Vectors Obtained by FDTD Method Isao HATTORI†, Atsushi KAMO†, Takayuki WATANABE‡ and Hideki ASAI† †Dept. of Systems Engineering, Faculty of Eng., Shizuoka Univ, 3-5-1, Johoku, Hamamatsu, 432-8561, Japan Tel:+81-53-478-1237 Fax:+81-53-478-1269 E-mail: hideasai@sys.eng.shizuoka.ac.jp ‡School of Administration and Informatics, University of Shizuoka, 52-1, Yada, Shizuoka, 422-8562, Japan Tel:+81-54-264-5445 Fax:+81-54-264-5446 E-mail: watanat@u-shizuoka-ken.ac.jp # ABSTRACT This paper describes the searching method for positions of decoupling capacitors on the printed circuit board (PCB). In this method, first, the distributions of electromagnetic field between power and ground planes in the time domain are simulated, using FDTD method. Next, the distribution of poynting vectors in the frequency domain is investigated, using Fast Fourier Transform (FFT). Furthermore, this method finds the optimal location of decoupling capacitor so that the poynting vector is the highest. Finally, we analize the distribution of magnetic field emission above the signal plane in the x and y axes in the specified range of frequency and verify the validity of our method. #### 1. INTRODUCTION With the increasing levels of integration and the associated increase in the current demand, power delivery is becoming an important design concern. The recent technology advance into the deep submicron regime has brought the noise and signal integrity issues into the spotlight. The signal degradation comes from various sources, such as the coupled noise from adjacent signals, the reflection noise from impedance discontinuities, and the power supply noise due to switching currents. To simulate accurately these noises and the radiated emission, a three-dimensional structure of PCB model is required [1] and some numerical methods such as Partial Element Equivalent Circuit (PEEC) method and Finite Difference Time Domain (FDTD) method have been used [2], [3]. FDTD method is arguably the most popular numerical method for the solution of problems in electromagnetic field effects because this algorithm is simple and provides superior accuracy. This method is based on the direct difference method of Maxwell's equations. This method is able to analyze the electromagnetic field effects of two or three-dimensional structures [4], [7], [8]. On the other hand, in order to reduce the emission, the methods for placing decoupling capacitors between power and ground planes have been developed. However, the designer must empirically determine the positions of the decoupling capacitors to reduce radiated emission [5], [6]. This report proposes the searching method for positions of decoupling capacitors on PCB. This method finds the location of decoupling capacitors, where the value of poynting vector is the highest in the frequency domain. In the proposed method, first, the electromagnetic field effects of three dimensional PCB are calculated by using FDTD method and the distributions of electromagnetic field between power and ground planes in the time domain are obtained. Next, the distribution of poynting vectors is extracted in the frequency domain by using Fast Fourier Transform (FFT). Finally, we find the optimal positions of decoupling capacitors to reduce the radiated emission. Furthermore, we verify the validity of this method by the simulation of placement of decoupling capacitors on an example printed circuit board. ### 2. A METHOD FOR OPTIMAL PLACEMENT OF DECOUPLING CAPACITORS This section describes a method for optimal location of the decoupling capacitors. We use FDTD method, which is simple and provides superior accuracy, to analyze the electromagnetic field effects of three-dimensional PCB. Decoupling capacitors are located on the lattice composed of 2-dimensional meshes of the PCB. In general, it can be said that the poynting vector represents energy flow in electromagnetic field and a decoupling capacitor has to supply the current with all the frequencies in the Fig. 1 An algorithm to search the positions of decoupling capacitors. Fig. 2 The printed circuit board of Example 1. specified range during the state transition (switching) of the logic element. Then, in this method, decoupling capacitor is located at the position where the poynting vector is the highest. Poynting vector $P = (P_x, P_y, P_z)$ is defined by $$P = E \times H$$ = $(E_x i + E_y j + E_z k) \times (H_x i + H_y j + H_z k)$ = $(E_y H_z - E_z H_y) i + (E_z H_x - E_x H_z) j$ + $(E_x H_y - E_y H_x) k$ , (1) where E and H represent the vectors of electric and magnetic fields in the time domain between power and ground planes, which can be obtained by FDTD method, and i, j and k represent unit vectors in the directions of x, y and z respectively. In this simulation, decoupling capacitors are located in the z axis. Then, we calculate the value of poynting vector. $P_z = (E_x H_y - E_y H_x) k$ and determine the positions of decoupling capacitors. In the algorithm, first, the distribution of poynting vectors is calculated Fig. 3 The distribution of poynting vectors in the z axis (Example 1, 500MHz). Fig. 4 The printed circuit board of Example 2. without capacitors on the plane. Next, the decoupling capacitor is located at the position in which the value of poynting vector is the highest. This procedure is repeated until poynting vector at the position where decoupling capacitor has been already located is the highest. Poynting vectors in the specified range of the frequency are obtained by applying FFT to $E_x$ , $E_y$ , $H_x$ , and $H_y$ derived by FDTD method. The algorithm to search the optimal positions of decoupling capacitors is summaried as shown in Fig. 1. # 3. NUMERICAL RESULTS We simulated an example PCB with the FDTD method. We analyzed with the three-dimensional FDTD simulator "After" developed at our laboratory [6], [7]. The spatial steps used in analysis by FDTD method are $\Delta x=\Delta y=1$ mm and $\Delta z=0.1$ mm, and the total mesh dimensions are 15x15x14 in the x, y, and z axes. We have assumed that both of under and upper spaces of PCB are air whose relative permittivity is 1.0005. The material of the line is copper and electrical conductivity is $5.8x10^7$ [ $\Omega^{-1}$ /m]. In this Fig. 5 The distribution of poynting vectors in the z axis (Example 2, 500MHz). Fig. 6 The printed circuit board of Example 3. simulation, Gaussian Pulse is used as the input signal. The value of decoupling capacitors is $0.01 \mu F$ . Example 1: An example PCB is shown in Fig. 2, which is composed of three planes with a slit. Fig. 3 shows the distribution of poynting vectors on the plane-2 in the case of PCB without the decoupling capacitors, which was obtained by FDTD method and (1). The decoupling capacitors are placed at the positions where the poynting vectors are the highest and the second. The positions i and ii in Fig. 2 are the first and second positions respectively. In this simulation, we have obtained the result that optimal positions of decoupling capacitors are the ones neighboring to the slit and just below the line. **Example 2:** Next, we attempted to simulate an example PCB which has two slits on the plane-1 as shown in Fig. 4. Fig. 5 shows the distribution of poynting vectors on the plane-2 in the case of PCB without the decoupling capacitors. From Fig. 5, we could obtain that the optimal positions i, ii, iii, and iv are Fig. 7 The distribution of poynting vectors in the z axis (Example 3, 500MHz). 1.0x10<sup>-6</sup> A/m 2.5x10<sup>-4</sup> A/m Fig. 8 The distributions of magnetic field emission (Example 1, 500MHz). neighboring to the slits and just below the line as similar to Example 1. Example 3: As the third example, we simulated PCB which has two slits on the plane-1 and the different path on the signal plane as shown in Fig. 6. Fig. 7 shows the distribution of poynting vectors on the plane-2 in the case of PCB without the decoupling capacitors. From Fig. 7, we could obtain that the optimal positions i, ii, iii and iv are neighboring to the slits, just below the line and current loop is shorter than that in the case of without capacitors. In general, if there exists the slit on the ground plane, this slit causes undesired effects to the transmission characteristics of the line and bring the noise and radiated emission. After optimal 1.0x10<sup>-6</sup> A/m $2.5 \times 10^{-4} \text{ A/m}$ Fig. 9 The distributions of magnetic field emission (Example 2, 500MHz). location, we have simulated the distributions of magnetic field in the cases of PCBs without and with the decoupling capacitors. Figs. 8, 9 and 10 show the distributions of magnetic field emission above the signal plane in the x and y axes at the frequency of 500MHz in the cases of examples 1, 2 and 3, respectively. From these figures, we can see that the radiated emission is inhibited in the case with the decoupling capacitors. As a result, we have confirmed that the proposed method is useful. # 4. CONCLUSION We have introduced a method which optimizes the positions of the decoupling capacitors on the PCB. This optimization method is based on the distribution of poynting vectors which is cbtained by FDTD method. We could confirm the effects of the decoupling capacitors and the validity of this method. In conclusion, it is expected that our method is useful for search of the optimal positions of decoupling capacitors. #### 5. REFERENCES - [1] K. Shepard and V. Narayanan, "Noise in deep submicron digital design," in Dig. Tech. Papers, IEEE Int. Conf. Computer-Aided Design, pp. 524-531, Nov. 1996. - [2] E. Ruehli, "Equivalent Circuit Models for Three-Dimensional Multiconductor System," IEEE Trans. Microwave Theory Tech., pp. 216-221, Mar. 1974. - [3] K. S. Yee, "Numerical solution of initial boundary value problems involving Maxwell's equations in isotropic media," IEEE Trans. Antennas Propagat., vol. AP-14, pp. 302-307, May 1966. emission (Example 3, 500MHz). - [4] W. K. Gwarek, "Analysis of arbitrarily shaped twodimensional microwave circuits by finite-difference timedomain method," IEEE Trans. Microwave Theory Tech., vol. 36, no. 4, pp. 738-744, 1988. - [5] A. Kamo, T. Watanabe and H. Asai, "An Optimization Method for Placement of Decoupling Capacitors on Printed Circuit Board," Proc. of EPEP2000, pp. 73-76, Oct. 2000. - [6] A. Kamo, T. Watanabe and H. Asai, "Simulation for the Optimal Placement of Decoupling Capacitors on Printed Circuit Board," Proc. IEEE ISCAS'01 vol. III, pp. 727-730, May. 2001. - [7] T. Watanabe and H. Asai, "Synthesis of Time-Domain Model for Interconnects Having 3-D Structures Based on FDTD Method," IEEE Trans. on Circuits and System-II, vol. 47, no. 4, pp. 302-305, April 2000. - [8] M. Suzuki, H. Miyashita, A. Kamo, T. Watanabe and H. Asai, "A synthesis Techniqe of Time-Domain Inter connect Models by MIMO Type of Selective Orthogonal Least Square Method," IEEE Trans. Microwave Theory Tech., vol. 49, no. 10, Oct. 2001.