# Integrating Logic Retiming and Register Placement \*

Tzu-Chieh Tien Hsiao-Pin Su Yu-Wen Tsay Yih-Chih Chou Youn-Long Lin Department of Computer Science, Tsing Hua University Hsin-Chu, Taiwan 300, R.O.C. {trash,robin,ywtsay,ycchou,ylin}@theda28.cs.nthu.edu.tw

Abstract

Retiming relocates registers in a circuit to shorten the clock cycle time. In deep sub-micron era, conventional pre-layout retiming cannot work properly because of dominant interconnection delay that is not available before layout. Although some retiming algorithms incorporating interconnection delay have been proposed, layout information is still not utilized effectively nor efficiently. Retiming and layout is combined for the first time in this paper. We present heuristics for two key problems: interconnection delay estimation and post-retiming incremental placement. An efficient retiming algorithm incorporating interconnection delay is also proposed. Experimental results show that on the average we can improve the circuit speed by 5.4% targeted toward a 0.5um CMOS technology. Scaling down the technology to 0.1um, as much as 25.6% improvement have been achieved.

# 1 Introduction

Retiming is a sequential logic optimization technique proposed by Leiserson and Saxe [1]. It relocates registers to reduce the cycle time and/or area while preserving the functionality. Much effort has been made for retiming. Some applied retiming to reduce power[6], to improve testability[7], or for latch-based circuits[8]. Some effort made retiming practical by controlling the initial state of the circuit[9] or reducing the run time[4].

However, without accurate interconnection delay, abovementioned approach cannot get the best circuit performance when the process technology is down to half-micron or below. This is because the interconnection delay has become the dominant part of the path delay and the interconnection delay is difficult to measure before placement and routing.

Post-layout retiming is a possible approach to take interconnection delay into account. With layout information back-annotated, we can estimate the delay and retime the circuit accordingly. Incremental placement and routing techniques must also be developed in order to retain most P&R decision from the previous iteration.

© 1998 ACM 1-58113-008-2/98/0011..\$5.00



Figure 1: Estimation for three kinds of interconnection delay: (a) adding a register, (b) deleting a register, and (c) an unchanged wire.

In this paper, we propose a post-layout retiming technique. Heuristics have been developed for interconnection delay estimation, retiming incorporating interconnection delay, and post-retiming placement.

The rest of this paper is organized as follows. Three key problems and previous work are described in Section 2. Our system is introduced in Section 3. The retiming algorithm is proposed in Section 4. Heuristics for interconnection delay estimation and post-retiming placement are proposed in Section 5 and 6, respectively. Experimental results are described in Section 7. Finally, Section 8 concludes this paper.

# 2 Key Problems and Previous Work

We have to deal with three key problems: retiming incorporating interconnection delay, interconnection delay estimation, and post-retiming placement.

Several retiming algorithms taking into account interconnection delay have been proposed [2][3]. If we can annotate a circuit with the interconnection delay value changed after retiming as shown in Figure 1, algorithms in [2][3] would give the optimal retiming solutions. If the path delay monotonicity constraint or the one-way extendable property cannot be satisfied, the algorithms used in [2] and [3] are timeconsuming. Nevertheless, due to the placement variation, neither the path delay monotonicity constraint nor the oneway extendable property can be easily satisfied. Using faster retiming algorithms with sub-optimal solutions may be acceptable because, after post-retiming placement, the optimal retiming solution might no longer be optimal.

How to estimate the interconnection delay for further retiming is more important. Three kinds of interconnection delay as shown in Figure 1 need to be estimated: adding a register to a wire, deleting a register from a wire, and an unchanged wire. The delay of an unchanged wire can simply be assumed as the original delay. The delay of a registerdeleted wire is also easily estimated by generating a routing.

<sup>\*</sup>Supported in part by the National Science Council, R.O.C., under a contract no. NSC86-2221-E-007-019.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. ICCAD98, San Jose, CA, USA



Figure 2: Four possible configurations when a register is placed between G1 and G2.



Figure 3: Design flow.

The interconnection delay of a register-added wire is more difficult to estimate. One possible method is to predict the placed location for the added register, generate a routing, and calculate the delay. Methods proposed in [11] can be used to predict the location for the added register, but this needs a powerful incremental post-retiming placement to resolve the possible congestion of registers.

Another difficult problem for interconnection delay estimation is to decide on which fan-out configuration will occur since different configurations will lead to different delay characteristics. For a three-fan-out structure as shown in Figure 2, when estimating the interconnection delay for the wire after inserting a register G5 between G1 and G2, we have to choose among configurations (a),(b), (c), and (d). Before the final retiming is done, we do not know which configuration will occur.

The third key problem for post-layout retiming is to design an effective post-retiming placement procedure. Though some incremental placement heuristics such as those in [10] have been proposed, methods specific to the post-retiming will perform better.

### 3 System Flow

The design flow is shown in Figure 3. The circuit is technology mapped using SIS[13]. A retiming transformation ignoring wire delay is applied on the circuit. After initial placement and routing, the design enters the ECO (engineering change order) flow. The distributed Elmore interconnection delay[12] is back-annotated from the RC extractor. Then the unknown interconnection delay is estimated. Retiming is applied according to the estimated delay. If it succeeds, delay slacks are computed for forward-annotation. The range for placing a register is calculated according to the slack. Then a bipartite matching is carried out to decide on where to place each register. Locations of all gate cells are retained. The iteration of the ECO flow stops when retiming fails or the user-given time limit expires.

#### 4 Retiming Algorithm

The algorithms proposed in [2] and [3] can be used in the post-retiming design flow. However, because neither the path delay monotonicity constraint nor the one-way extendable property is easily satisfied, we develop a new efficient retiming algorithm incorporating interconnection delay as shown in Figure 4. Signals are propagated from primary inputs for each path to identify the new location of each register. A function a(v) is used for the signal propagation and the retiming value r(v) can be obtained from a(v). a(v) is dynamically updated by queuing and dequeuing gates when traversing the whole circuit. Detail description for this algorithm can be seen in [5] and

http://theda28.cs.nthu.edu.tw/~trash.

#### 5 Interconnection Delay Estimation

Before or during the retiming process, the unknown interconnection delay must be estimated. As mentioned in Section 2, three kinds of delay should be measured: adding a register to a wire, deleting a register from a wire, and the unchanged wire. The interconnection delay of an unchanged wire is set to the original value since the post-retiming physical synthesis is done incrementally. In our approach, the interconnection delay of a register-deleted wire is calculated according to the relative cell locations.

For the interconnection delay due to adding a register, we first decide on where to place the register on the layout. We employ a heuristic that simply put the register at the geometric center of its fan-in and fan-out cells as depicted in Figure 5. Then, to be explained in the next section, we round the location to the slot occupied by a register nearest the geometric center. The interconnection delay is estimated according to the slot position.

Another problem we have introduced in Section 2 is the fan-out configuration decision. Before retiming is finalized, we cannot predict which configuration will be chosen. Different configurations lead to different interconnection delays and may cause different retiming solutions. We conservatively use the configuration with the largest interconnection delay. For the example of a three-fan-out node shown in Figure 2, the interconnection delay from gate G1 to register G5 is estimated based on configuration (b), and the interconnection delay from register G5 to gate G2 is calculated using configuration (a).

### 6 Post-Retiming Placement

Whether a predicted cycle time could be achieved is up to the post-retiming placement.

It is difficult to simultaneously place registers and alter gate cell locations according to the assigned slacks. So we decide to keep all locations of gate cells unchanged. The interconnection delay estimated for the unchanged wire or the register-deleted wire is easily met. The location for the added register is naturally predicted to the slot nearest the geometric center as shown in Figure 5.

After analyzing many circuits, we observe that most registers are not necessary to be placed at the estimated locations. Only the register that starts a path or ends a path with delay close the cycle time should be placed near the estimated location. The range to place a register is controlled according to slacks.

A slack value is assigned for each fan-in and fan-out node of a register. It is the upper bound of the interconnection delay between the node and the register, and is defined as

(cycle time - path delay) / 2 +

\* initialization for each  $v \in V$ 2.  $r(v) \leftarrow 0$  $a(v) \leftarrow -\infty$ з. 4. endfor 5. for each  $v \in PI$ 6.  $a(v) \leftarrow 0$ 7. enqueue(queue,v) 8. endfor 9. for each  $v \in PO$ 10.  $a(v) \leftarrow 0$ 11. endfor /\* traverse the circuit \*/ 12. while queue  $\neq \emptyset$ node  $u \leftarrow dequeue(queue)$ 13. 14. for each v is a fan-out node of u $a_{int} \leftarrow a(u) + d(u) - w(u,v) * c$  $r_{int} \leftarrow \left\lceil a_{int} / c \right\rceil - 1$ 15. 16.  $\begin{array}{l} \inf_{u_v \leftarrow u_{v,u_v} \neq v_{v,u_v} \neq v_{v,u_v} \neq v_{v,u_v} = 1\\ a_v \leftarrow a_{v,u_v} \neq v_{v,u_v} \neq st_u(u,v)\\ r_v \leftarrow r(v) + d(v) \neq c - 1\\ \inf_{v_v \leftarrow v} r(v)\\ r_v \leftarrow r(v) \end{array}$ 17. 18. 19. 20. 21. endif /\* failure condition \*/ 22 if  $v \in PO$ if  $r_v > 0$ 23. 24. return FAILURE 25. endif 26. endif 27 if  $r_v > r_{int}$  $a_{reg} \leftarrow a_{int} + est_d(u, v, 0)$  $r_{reg} \leftarrow \left\lceil a_{reg} / c \right\rceil - 1$ 28 29. if  $r_{reg} > r_{int}$ /\* a register would be put 30. in the edge from t to u \* /31.  $r(u) \leftarrow r(u) + 1$ 32 for each t is a fan-in node of u33.  $a_u \leftarrow r(u) * c + est_d(t, u, w(t, u))$  $a(u) \leftarrow \max(a(u), a_u)$ 34. 35. endfor 36. recover\_queue\_and\_value\_a\_for\_fanouts\_of\_u() /\* break the loop of line 14 \*/ 37. break 38. endif /\* else a register would be put in the edge from u to v39 for each t is a fan-in node of v40.  $a \leftarrow r_v * c + est_d(t, v, w(t, v))$  $a_v \leftarrow \max(a_v, a)$ 41. 42. endfor 43. endif \* update a(v) \*/ 44. if  $a_v > a(v)$  $\begin{array}{l} a(v) \leftarrow a_v \\ r(v) \leftarrow r_v \end{array}$ 45. 46. if v ∉ queue 47. 48. enqueue(queue,v) 49. endif 50. endif endfor 51. 52. endwhile return SUCCESS 53. vertex corresponding to a gate in the circuit d(v): gate delay of vnumber of registers between vertices u and vw(u,v): est\_d(u,v): estimated interconnection delay between u and v  $est_d(u, v, i)$ : estimated interconnection delay of ith section of edge (u,v) when w(u,v) > 0r(v): retiming value on v a(v): a propagation function to calculate r(v) by



 $r(v) = \lceil (a(v)+d(v))/c \rceil - 1$ 

if  $v \in PI$ 

if v∉ PI

r(v) = 0

desired cycle time

c:



Figure 5: Geometric center of nodes and the slot nearest the geometric center.



Figure 6: Register placement range calculation according to slacks.

# (the estimated interconnection delay) (1)

 $(\ cycle\ time\ -\ path\ delay\ )$  is the total slack for the path, and is divided by two for the starting and ending parts of the path. Under this definition, the slack for the node on the critical path connected to the starting or the ending register is exactly the estimated interconnection delay. This makes the starting register or ending register very possible to be placed to the estimated location.

According to the forward-annotated slack, the placement range for each register could be calculated. A region for each node connected to a register is calculated for placing the register with interconnection delay smaller than the slack. As shown in Figure 6, the overlapping region for all nodes connected to the register is the final placement range for the register.

Since all gate cell locations are unchanged and register cells are removed, there leave many slots on the layout. All registers after logic retiming will be placed into these slots. If the number of registers increases after retiming, we add more slots to both ends of each cell row.

A register may have more than one slot to be placed into. Decision for register-to-slot assignment is done by a bipartite matching as shown in Figure 7.

# 7 Experimental Results

We conduct experiment using some large circuits from the ISCAS89 and the LGSynth93 benchmark sets. The circuits with name extension ".i" are from the ISCAS89 benchmark set and those with ".l" are from the LGSynth93 benchmark

|               | 0.1 <i>um</i> |       |        |      | 0.25um |       |        |      | 0.5um  |        |       |      |
|---------------|---------------|-------|--------|------|--------|-------|--------|------|--------|--------|-------|------|
| Circuit       | Init          | Final | CPR    | I/G  | Init   | Final | CPR    | I/G  | Init   | Final  | CPR   | I G  |
| s5378.i       | 2.419         | 1.839 | 23.98% | 1.41 | 2.965  | 2.724 | 8.12%  | 0.66 | 4.716  | 4.342  | 7.93% | 0.37 |
| s5378.1       | 1.872         | 1.851 | 1.11%  | 1.02 | 3.175  | 2.688 | 15.34% | 0.47 | 5.213  | 4.853  | 6.89% | 0.26 |
| s9234.i       | 2.177         | 1.818 | 16.47% | 1.34 | 2.991  | 2.646 | 11.51% | 0.69 | 4.366  | 3.973  | 9.01% | 0.39 |
| s9234.n.l     | 2.652         | 2.482 | 6.41%  | 1.26 | 4.158  | 4.037 | 2.91%  | 0.57 | 7.308  | 6.883  | 5.81% | 0.42 |
| scf.l         | 1.644         | 1.359 | 17.29% | 2,04 | 2.934  | -     | -      | 0.38 | 5.415  | -      | -     | 0.22 |
| bbara_bbtas.l | 2.046         | 1.578 | 22.89% | 0.81 | 2.752  | -     | -      | 0.97 | 5.920  | 5.842  | 1.32% | 0.23 |
| dsip.l        | 1.245         | -     | -      | 0.96 | 2.135  | -     | -      | 0.71 | 3.750  | -      | -     | 0.52 |
| s298.1        | 1.613         | -     | -      | 1.85 | 3.326  | 3.153 | 5.18%  | 1.07 | 5.555  | 5.358  | 3.54% | 0.64 |
| bigkey.l      | 1.796         | 1.335 | 25.64% | 2.28 | 2.558  | 2.458 | 3.92%  | 1.91 | 3.660  | -      | -     | 1.66 |
| s35932.i      | 2.282         | 2.145 | 6.02%  | 1.72 | 3.773  | 3.330 | 11.75% | 0.99 | 5.815  | 5.560  | 4.39% | 0.63 |
| s38417.i      | 3.279         | -     | -      | 1.59 | 5.235  | 4.698 | 10.24% | 0.75 | 8.965  | 8.551  | 4.62% | 0.33 |
| s38417.1      | 3.183         | -     | -      | 1.20 | 5.337  | 4.773 | 10.57% | 0.58 | 8.546  | 7.954  | 6.93% | 0.32 |
| clma.l        | 6.544         | 5.797 | 11.41% | 3.10 | 9.746  | 9.467 | 2.87%  | 1.38 | 17.013 | 16.400 | 3.60% | 0.78 |
| average       |               | I     | 14.58% |      |        |       | 8.24%  |      |        |        | 5.40% |      |

I/G : average interconnection delay over average gate delay CPR : Clock Period Reduction

Table 1: Performance Improvement



Figure 7: Register assignment by bipartite matching.

set. All are run on SUN SPARC 5, SPARC 10, or SPARC 20 workstations.

Each circuit is synthesized for three kinds of process technologies to compare the retiming results under the different weights of interconnection delay. The 0.5um technology is from the 0.5um CMOS cell library of TSMC[14], and the 0.25um and 0.1um technologies are obtained by scaling down the 0.5um technology. We compare the retiming results with and without interconnection delay considerations.

Cycle time improvements are listed in Table 1. The initial clock periods are listed in columns 2, 6, and 10. The final clock periods are listed in columns 3, 7, and 11. A field is filled with "-" if the circuit cannot be retimed with interconnection delay consideration. The ratio of the average interconnection delay over average gate delay of a circuit is also listed in Table 1 for reference. The results show that our approach successfully reduces the clock period by 5.4% on the average for 0.5um technology. When the interconnection delay become more dominant in 0.25um and 0.1um technologies, our approach achieves more improvements of 8.2% and 14.6%, respectively.

# 8 Conclusion

We have presented a post-layout retiming technique attempting to close the gap between conventional retiming and physical layout. Heuristics are proposed for two key problems of post-layout retiming: interconnection delay estimation and post-retiming placement. And an efficient retiming algorithm incorporating interconnection delay is also developed.

Experimental results showed an average of 5.4% improvement in cycle time targeted towards a 0.5um technology compared with that considering only gate delay. Experiments were also made for scaled down 0.25*um* and 0.1*um* technologies and the results showed our capability of further performance improvement in future technology.

# References

- C. E. Leiserson and J. B. Saxe, "Retiming Synchronous Circuitry," Algorithmica, vol.6, pp.5-35, 1991.
- [2] T. Soyata, E. Friedman, and J. H. Mulligan, Jr., "Incorporating Interconnect, Register, and Clock Distribution Delays into the Retiming Process," *IEEE Trans. on Computer-Aided Design*, vol.16, pp.105-120, Jan. 1997.
- [3] K. N. Lalgudi and M. C. Papaefthymiou, "Retiming Edge-Triggered Circuits Under General Delay Models," *IEEE Trans.* on Computer-Aided Design, vol.16, pp.1393-1408, Dec. 1997.
- [4] N. Shenoy and R. Rudell, "Efficient Implementation of Retiming," in Proc. of the IEEE/ACM Int. Conf. on Computer-Aided Design, pp.226-223, Nov. 1994.
- [5] W.-J. Chen, W.-K. Cheng, T.-F. Lee, C.-H. Wu, and Y.-L. Lin, "On the Relationship between Sequential Logic Retiming and Loop Folding," in Proc. of Synthesis and Simulation Meeting and International Interchange, SASIMI'93, Japan, pp.384-393, Oct. 1993.
- [6] C. V. Schimpfle, Sven Simon, and Josef A Nossek, "Optimal placement of registers in data paths for low power design," in *Proc. of the 1997 IEEE Int. Symp. on Circuits and Systems, ISCAS'97*, vol.3, pp.2160-2163, June 1997.
- [7] A. El-Maleh, T. E. Marchok, J. Rajski, and W. Maly, "Behavior and Testability Preservation Under the Retiming Transformation," *IEEE Trans. on Computer-Aided Design*, vol. 16, pp.528-542, May 1997.
- [8] N. Shenoy, R. K. Brayton, and A. Sangiovanni-Vincentelli, "Retiming of Circuits with Single Phase Transparent Latches," in Proc. of the Int. Conf. on Computer Design, pp.86-89, Oct. 1991.
- [9] H. J. Touati, and R. K. Brayton, "Computing the Initial States of Retimed Circuits," *IEEE Trans. on Computer-Aided Design*, vol.12, pp.157-162, Jan. 1993.
- [10] C.-S. Choy, T.-S. Cheung, and K.-K. Wong, "Incremental Layout Placement Modification Algorithms," *IEEE Trans. on* Computer-Aided Design, vol.15, pp.437-445, Apr. 1996.
- [11] M. Pedram, and N. Bhat, "Layout Driven Technology Mapping," in Proc. of the ACM/IEEE Design Autom. Conf., pp.99-105, June 1991.
- [12] W. C. Elmore, "The transient response of dampen linear networks with particular regard to wide band amplifiers," J. Appl. Phys., vol.19, pp.55-63, 1948.
- [13] E. M. Sentovich, K. J. Singh, L. Lavagno, C. Moon, R. Murgai, A. Saldanha, H. Savoj, P. R. Stephan, R. K. Brayton, and A. Sangiovanni-Vincentelli, "SIS: A System for Sequential Circuit Synthesis," *Memorandum No. UCB/ERL M92/41*, Electronics Research Laboratory, College of Engineering, University of California, Berkeley, May 1992.
- [14] TCB650 Library, 0.5um Standard Cell Data Book, TSMC, Apr. 1996.